

# DIGITAL DESIGN AND COMPUTER ORGANIZATION

Dr. Reetinder Sidhu

Department of Computer Science and Engineering



#### DIGITAL DESIGN AND COMPUTER ORGANIZATION

### **Multi-Cycle Processor - 1**

#### Dr. Reetinder Sidhu

Department of Computer Science and Engineering

# Multi-Cycle Processor - 1 Outline



- Introduction
- Performance Analysis
- Multicycle Processor Datapath
- Multicycle Processor Control Logic



## Multi-Cycle Processor - 1 Introduction



- Microarchitecture: how to implement an architecture in hardware
- Processor:
  - Datapath: functional blocks
  - Control: control signals

|                         | UN                        |
|-------------------------|---------------------------|
| Application<br>Software | programs                  |
| Operating<br>Systems    | device drivers            |
| Architecture            | instructions<br>registers |
| Micro-<br>architecture  | datapaths<br>controllers  |
| Logic                   | adders<br>memories        |
| Digital<br>Circuits     | AND gates<br>NOT gates    |
| Analog<br>Circuits      | amplifiers<br>filters     |
| Devices                 | transistors<br>diodes     |
| Physics                 | electrons                 |

## Multi-Cycle Processor - 1 Review: ALU





| $\mathbf{F}_{2:0}$ | Function |
|--------------------|----------|
|                    |          |
| 000                | A & B    |
| 001                | A   B    |
| 010                | A + B    |
| 011                | not used |
| 100                | A & ~B   |
| 101                | A   ~B   |
| 110                | A - B    |
| 111                | SLT      |

# Multi-Cycle Processor - 1 Architecture State Elements



- Program Counter, Register File and Main memory
  - Latter outside microprocessor



## Multi-Cycle Processor - 1

#### Reading Word-Addressable Memory



- Memory read called *load*
- Mnemonic: load word (lw)
- Format:

lw \$s0, 5(\$t1)

- Address calculation:
  - add base address (\$t1) to the offset (5)
  - address = (\$t1 + 5)
- Result:
  - \$s0 holds the value at address (\$t1 + 5)

Any register may be used as base address

## Multi-Cycle Processor - 1 Multicycle Datapath: Instruction Fetch



#### **STEP 0:** Fetch instruction





# Multi-Cycle Processor - 1 Multicycle Datapath: \lambda Register Read



#### **STEP 1:** Read source operands from RF



## Multi-Cycle Processor - 1 Multicycle Datapath: \lambda \text{Immediate}



#### **STEP 2:** Read and Sign-extend the immediate



## Multi-Cycle Processor - 1 Multicycle Datapath: \text{\lambda} \tex



### **STEP 3:** Compute the memory address



## Multi-Cycle Processor - 1 Multicycle Datapath: \ \lambda \ Memory \ Read



### **STEP 4:** Read data from memory



## 



### **STEP 5:** Write data back to register file



# Introduction, Performance Analysis Multicycle Datapath: Increment PC



#### **STEP 6:** Increment PC



### Multi-Cycle Processor Think About It



- Only one adder (inside ALU)
- In lab datapath design, two adders used (separate adder for PC)
- Would using two adders in current design help? How?
- Note that in both cases, architecture remains the same